Performance of Modification of a Three Phase Dynamic Voltage Restorer (DVR) for Voltage Quality Improvement in Electrical Distribution System

R. Omar¹, N.A. Rahim² and Marizan Sulaiman³

¹Faculty of Electrical, Universiti Teknikal Malaysia Melaka, Durian Tunggal, Melaka,  
²Centre of Research for Power Electronics, Drives, Automation and Control  
Uniwersity of Malaya, Kuala Lumpur,  
³Faculty of Electrical, Universiti Teknikal Malaysia Melaka, Durian Tunggal, Melaka, Malaysia

1. Introduction

There is growing concern over power quality of ac supply systems. Power quality can be defined as the ability of utilities to provide electric power without interruption. Various power quality problems can be categorized as voltage sags, swells, harmonics, transients and unbalance are considered are the most common power quality problems in electrical distribution systems (Elandy et al., 2006). These types of disturbances can cause fails in the equipments, raising the possibility of an energy interruption. Voltage swells can be defined as a short duration increase in rms of main source with an increase in voltage ranging from 1.1 p.u up to 1.8 p.u. of nominal voltage source. There are various solutions to these problems. One of the most effective solutions is the installation of a Dynamic Voltage Restorer (DVR) (Alves et al., 1999), (Boonchiam et al., 2006), (Ezoji et al., 2009), (Banaei et al., 2006). Traditional DVR (Vilathgamuwa et al., 2002) functions by injecting three single phase AC voltages in series with three-phase incoming voltage during disturbances, compensating for the difference between faulty and nominal voltages. Figure1. where the DVR consists of essentially a series connected injection transformer, a voltage source inverter (VSI), inverter output filter and an energy storage device connected to the dc-link. The power system upstream to DVR is represented by an equivalent voltage source and source impedance. The disturbances correction capability of the restorer depends on the maximum voltage injection capability of the device. In (Eladny et al., 2007) an analysis of the energy requirement of the DVR is presented and a control scheme is proposed.

A voltage sag can be defined as a decrease between 0.1 and 0.9 p.u. in the voltage root mean square value at the power frequency for durations from 0.5 cycles to 1 minute (Lam et al., 2008). The widespread use of equipment sensitive to voltage variation, has made industrial applications more susceptible to supply voltage sags. Voltage sags are normally caused by single and three phase fault in the distribution system and by the startup of induction motors of large rating (Wang et al., 2006), (Sanchez et al., 2009). Voltage sags/swells can occurs more frequently than other power quality phenomenon. These sags/swells are the most
important power quality problems in the power distribution system. IEEE 519-1992 and IEEE 1159-1995 describe the voltage sags/swells as shown in Figure 2 (IEEE Standards 1995), (Sabin et al., 1996), (Bollen et al., 1999), (Vilathgamuwa et al., 2002).

Fig. 1. Conventional DVR Circuit Topology (Nielsen et al., 2005)

Fig. 2. Voltage Reduction Standard of IEEE Std 1159-1995
2. Materials and methods

2.1 DVR concept in distribution system
Figure 1 shows a DVR is connected in series between sensitive loads in order to mitigate unbalanced loads or faults in feeder. The possibility of compensation of voltage disturbances can be limited by a number of factors including finite DVR, power rating, different load conditions, background power quality problems and different types of disturbances in the distribution system. There are several types of energy storage been used in the DVR such as battery, superconducting coil, and flywheels. These types of energy storages are very important in order to supply active and reactive power to DVR. The controller is an important part of the DVR for switching purposes. The switching inverter is responsible to do conversion process from DC to AC. The inverter ensures that only the swells or sags voltage is injected to the injection transformer. (Kim etl., 2004), (Sasitharan etl., 2010).

In this chapter, a new topology of the DVR is proposed by using a three phase four wire, three phase inverter with six Insulated Gate Bipolar Transistor (IGBTs), DVR with split capacitors (C\text{dc1} and C\text{dc2}) and new installation of the capacitors filtering scheme. With these new topologies the proposed DVR offers the following advantages over the traditional DVRs:

- A Three phase four wire DVR is used, the beneficial of this configuration is that to control the zero sequence voltage during the unbalanced faults period.
- A three phase DVR with three single phase full bridge inverter has been proposed in the previous DVR. Typically, only one capacitor is used at the dc side of the inverter. In these configuration three control systems and many IGBTs switches are needed, so it’s very costly.
- The placement of the capacitors filter at the high voltage side causes the harmonics for the voltage at the connected load is reduced.
- The DVR with split capacitors (C\text{dc1} and C\text{dc2}) causes zero sequence current to circulate through the DC -link; therefore unbalanced voltage sags with zero sequence can be compensated effectively.

2.2 The circuit of the proposed topology
Four different system topologies for DVRs has been analyzed and tested in (Nielsen etl., 2005). Figure 3 illustrates a new configuration model of the proposed DVR system, and the system consists of a DC voltage source (V\text{dc}), three single phase injection transformer, a three phase voltage source PWM inverter, L-C output filter and sensitive loads. In this proposed designed of DVR, special attention must be paid on three types of configuration as follows;
- Filtering schemes configuration
- Isolation or distribution transformer and
- Injection transformer winding.

Filtering configuration for DVR is very important as it related with the system dynamic response. The filtering system of the DVR can be placed either on the high voltage or the low-voltage side of the injection transformer and are referred to as line side filter and inverter-side filter respectively. (Kim etl., 2004), (Sasitharan etl., 2010). In the proposed filtering system as shown in Figure 3, the filtering scheme is installed for both on the low and high voltages. The filter inductor, capacitor and resistor (L\text{fa}, L\text{fb}, L\text{fc}, C\text{fa}, C\text{fb}, C\text{fc} and R\text{a}, R\text{b}, R\text{c}) are installed on low voltage side between the series inverter and the transformer.
and the high voltage side (C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub>), when it is placed in low voltage side, high order harmonics from the three phase voltage source PWM inverter is by pass by the filtering scheme and its impact on the injection current rating can be ignored. The type of this filtering configuration can also eliminate switching ripples produced by the inverter. In Figure 3 also highlighted that the three phase isolation or distribution transformer has a Delta connected primary winding and a Wye connected secondary winding. The input and output rated line to line voltage of 415 V<sub>rms</sub>. The values of the load resistors R<sub>a</sub>, R<sub>b</sub> and R<sub>c</sub> are chosen to be 47 ohm, therefore the current through each load resistor are as follows;

\[
I_{\text{Load resistor}} = \frac{V_{\text{phase}}}{\text{Load Resistor}} = \frac{240V_{\text{rms}}}{47\Omega} = 5.10A_{\text{rms}}
\]

The minimum apparent power with an additional 25 % safety factor can be calculated as follow;

\[
S_{\text{transformer,3p (min)}} = 1.25\left[\sqrt{3} (V_{\text{L-L}}) (I_L) \right] = 1.25\left[\sqrt{3} (415)(5.1) \right] = 4.6 KVA
\]

Based on the value of \( S_{\text{transformer}} \), the minimum ratings of a 5KVA isolation transformer was chosen. In this research a Delta-Wye step-down transformer with the neutral grounded is used. The advantages of its configuration, zero sequence current will not propagate through the transformer when unbalanced faults occur on the high voltage level. Also third harmonic voltages are eliminated by the circulation of the harmonic current trapped in the primary Delta winding. However, a Wye-Wye step down distribution transformer with the neutral grounded will not solve these problems in unbalanced fault situation.

![Fig. 3. New configuration of the proposed DVR](www.intechopen.com)
A three phase DVR with three single phase full bridge inverter has been proposed in (Zhou et al., 2006). Typically, only one capacitor is used at the dc side of the inverter. In these configuration three control systems and many IGBTs switches are needed, so it’s very costly. In this research a three phase four wire DVR with three phase inverter is proposed to control the zero sequence voltage during unbalanced faults.

The new types of DVR systems employ the d-q-0 transformation or Park’s transformation for balanced and unbalance voltage detection. The proposed d-q-0 operated DVR system is implemented using DSP board. The main aspects of the control system are shown in Figure 4 and include the following blocks:

- **Block 1** is used to convert the three phase load voltages \((V_{La}, V_{Lb}, V_{Lc})\) into the \(\alpha-\beta-0\) coordinates as in equation (1)

\[
\begin{bmatrix}
V_\alpha \\
V_\beta \\
V_0
\end{bmatrix} = Q
\begin{bmatrix}
V_{La} \\
V_{Lb} \\
V_{Lc}
\end{bmatrix}
\]

Where 
\[
Q = \frac{2}{3}
\begin{bmatrix}
1 & -1 & -1 \\
-\frac{1}{2} & \frac{1}{2} & \frac{1}{2} \\
\frac{1}{2} & -\frac{1}{2} & -\frac{1}{2}
\end{bmatrix}
\]

![Fig. 4. Block Diagram Control of the proposed Scheme of DVR for Voltage Swells Detection](Diagram.png)
• Block 1 is also used to convert the three phase load voltages \(V_{La}, V_{Lb}, V_{Lc}\) into the \(\alpha\)-\(\beta\)-\(0\) coordinates as in equation (1), the three phase load voltages reference components \(V_{\alpha_{\text{ref}}}, V_{\alpha_{\text{ref}}}\) and \(V_0_{\text{ref}}\) can be converted to \(V_{d_{\text{ref}}}\) and \(V_{q_{\text{ref}}}\) as shown in equation (2).

\[
\begin{bmatrix}
V_d \\
V_q
\end{bmatrix} = \frac{2}{3} \begin{bmatrix}
\cos \theta & \sin \theta \\
-\sin \theta & \cos \theta
\end{bmatrix} \begin{bmatrix}
V_\alpha \\
V_\beta
\end{bmatrix}
\]  

(2)

Transformation to \(dq0\) to \(abc\)

\[
\begin{bmatrix}
V_\alpha \\
V_\beta
\end{bmatrix} = \frac{2}{3} \begin{bmatrix}
\cos \theta & -\sin \theta \\
\sin \theta & \cos \theta
\end{bmatrix} \begin{bmatrix}
V_d \\
V_q
\end{bmatrix}
\]  

(3)

\[
\begin{bmatrix}
V_d \\
V_b \\
V_c
\end{bmatrix} = \begin{bmatrix}
1 & 0 & 1 \\
-0.5 & \sqrt{3}/2 & 1 \\
-0.5 & \sqrt{3}/2 & 1
\end{bmatrix} \begin{bmatrix}
V_\alpha \\
V_\beta \\
V_0
\end{bmatrix}
\]  

(4)

• Block 2 is considered as a source voltages \(V_{sa}, V_{sb}, V_{sc}\). The amplitude of AC voltage at the sources \(V_{\text{source}}\) can be calculated as shown in equation (5);

\[
V_{\text{source}} = \frac{2}{3} \left( V_{sa}^2 + V_{sb}^2 + V_{sc}^2 \right)
\]  

(5)

Block 3 is a three phase PLL (Phase-locked loop). PLL comprises a Phase Detection (PD) scheme, a Loop Filter (LF), and a Voltage Controlled Oscillator (VCO). The phase difference between the input and the output signals is measured using a phase detection scheme and passed through a loop filter to generate an error signal driving a voltage-controlled oscillator (VCO) which generates the output signal. The PLL block is implemented in \(d-q-0\) synchronous reference frame as shown in Figure 5. The PLL block allows to detect the amplitude and phase \((V_s, \theta)\) of fundamental positive sequence components of the source voltages. A PI regulator is used to control this variable and the output of this regulator is the source frequency, the source voltage angle can be obtained through the integration of the source frequency. The PLL output \((\theta_i)\) is an estimation of the source angle to the fundamental frequency. Let us detail the PLL block as shown in Fig.5(a). Let the measured network voltages at the Point Common Coupling (PCC) are given by \(V_{\text{PCC}}(a,b,c)\) could be converted to the \(d-q-0\) dynamic reference frame \(V_{\text{PCC}}(d,q,0)\) using the Park Transformation as follow:

\[
V_{\text{PCC}}(d,q,0) = S \cdot V_{\text{PCC}}(a,b,c)
\]  

(6)
where \( S = \) can be defined as:

\[
S = \frac{2}{\sqrt{3}} \begin{pmatrix}
\cos \theta & \cos \left( \theta - \frac{2\pi}{3} \right) & \cos \left( \theta + \frac{2\pi}{3} \right) \\
-\sin \theta & -\sin \left( \theta - \frac{2\pi}{3} \right) & -\sin \left( \theta + \frac{2\pi}{3} \right)
\end{pmatrix}
\] (7)

The input voltage is considered sinusoidal with amplitude \( V \), then:

\[
V_{\text{PCC}} (a,b,c) = \begin{pmatrix}
V_{\text{PCC}, a} \\
V_{\text{PCC}, b} \\
V_{\text{PCC}, c}
\end{pmatrix} = \begin{pmatrix}
V \sin (\omega t + \phi) \\
V \sin (\omega t + \phi - \frac{2\pi}{3}) \\
V \sin (\omega t + \phi + \frac{2\pi}{3})
\end{pmatrix}
\] (8)

The value of \( \omega t + \phi \) in (8) can be replaced by \( \theta \), equations (8) and (6) could be substituted in equation (7), the below expression is obtained after rejecting the homopolar component since it not be used[18],

\[
V_{\text{PCC}} (d,q) = \begin{pmatrix}
V_{\text{PCC}, d} \\
V_{\text{PCC}, q}
\end{pmatrix} = \begin{pmatrix}
\sqrt{\frac{3}{2}} V \sin (\theta_s - \theta_b) \\
-\cos (\theta_s - \theta_b)
\end{pmatrix}
\] (9)

\[
V_{\text{PCC}} (d,q) = \begin{pmatrix}
V_{\text{PCC}, d} \\
V_{\text{PCC}, q}
\end{pmatrix} = \begin{pmatrix}
\sqrt{\frac{3}{2}} V \sin (\Delta \theta) \\
-\cos (\Delta \theta)
\end{pmatrix}
\] (10)

Where \( \Delta \theta = (\theta_s - \theta_b) \)

The supply voltages will be locked by the PLL if there is an error between the phase of the supply voltage and the output of the PLL system is equal zero, in the case of \( \Delta \theta = 0 \) Block 4 is the detection scheme for the voltage Unbalanced compensator. From Figure 5 shows that, the synchronous frame variables, \( V_d \) and \( V_q \) are used as inputs for low pass filters to generate voltage references in the synchronous frame. Block 5 receive the components of the load voltage vectors \( V_d \text{ ref} \) and \( V_q \text{ ref} \) and transforms them to three phase coordinates using equation (3) and (4) the generation voltages are used as the voltage reference. The DC link error in Figure 4 is used to get optimized controller output signal because the energy on the DC link will be changed during the unbalance voltage. Block 6 is the PWM block, this block provides the firing for the Inverter switches (PWM1 to PWM6). The injection voltage is generated according to the difference between the reference load voltage and the supply voltage and is applied to the voltage source Inverter (VSI).
In this research a Delta-Wye isolation or distribution transformer with the neutral grounded is used. The advantages of its configuration, zero sequence current will not propagate through the transformer when unbalanced faults occur on the high voltage level. The DVR with split capacitors ($C_{dc1}$ and $C_{dc2}$) causes zero sequence current to circulate through the DC-link; therefore unbalanced voltage sags with zero sequence can be compensated effectively. A Three phase four wire DVR is used, the beneficial of this configuration is that to control the zero sequence voltage during the unbalanced faults period the placement of the capacitors filter at the high voltage side causes the harmonics for the voltage at the connected load is reduced. The used PLL algorithm is based on a fictitious electrical power (three phase dq PLL), the selected structure has a simple digital implementation and therefore low computational burden. An improvement of the proposed controller uses the d-q-0 rotating reference frame as its accuracy is high as compared to stationary frame-based techniques. The proposed controller is able to detect the voltage disturbances and control the inverter to inject appropriate voltages in order restore the load voltage. This control strategy uses the d-q-0 rotating reference frame because it offers higher accuracy than stationary frame-based techniques.

2.3 DSP implementation

The DSP modeled eZdsp™ F2812 based on the Texas Instruments TMS320F2812 DSP produced by Spectrum Digital Incorporated was used to verify control algorithms proposed for the proposed DVR. The TMS320F2812 was selected as it has a 32-bit CPU performing at 150 MHz [Data Manual, Texas Instruments, 2006]. Among its interesting features, useful in this work, were a 12-bit A/D module handling 16 channels, and two on-chip event manager peripherals, providing a broad range of functions particularly useful in applications of control. The architecture of the TMS320F2812 DSP from Texas Instruments are summarized in the diagram from Figure 6.
Texas Instruments facilitates development of software for TI DSPs by offering Code Composer Studio (CCS). Used in combination with Embedded Target for TI C2000 DSP and Real-Time Workshop, CCS provides an integrated environment. Executing code generated from Real-Time Workshop on “TMS320F2812 DSP”, requires that Real-Time Workshop to generate target code that is tailored to the specific hardware target. Target-specific code include I/O device drivers and interrupt service routines (ISRs). Generated source code must be compiled and linked using CCS so that it can be loaded and executed on DSP. The voltage and current sources were sent to the analog digital converter of the DSP. The sampling times are governed by the DSP timer called a CpuTimer0 which generates periodic interrupt at each sampling times Ts. The Interrupt Service Routine (ISR) will read the sampling value of the voltage and current source from the analog digital converter (ADC). The DSP controller offers a display function, which monitor the disturbances in the real
time. The control algorithm which is proposed in section 4 is tested with a control using DSP TMS 320F 2812. The controller has its own ADC converters and PWM pulse outputs. The inputs of a 3-leg Voltage Source Inverter (VSI) are the PWM pulses which are generated by the digital controller.

Fig. 7. A schematic diagram for overall control of DSP

Figure 8 shows the signal flow of the input and output of the DVR prototype. The designed transducer board consists of the three LV25-P voltage transducer and the three LA55-P current transducers. The inputs of the ADC of the DSP controller (TMS320F2812) chosen for this application are limited to 0 to 3V. Therefore the power signals have to be scaled accordingly in order to generate signal of magnitude variation between 0 to 3V. In this
application the voltage and current transducers are used to scale down and convert the signals to a ground referenced signal suitable for the DSP. A power supply of a 5V is required to power both the voltage and current transducers for their operation. The three source side terminal voltages between the line and neutral $V_{an1}, V_{bn1}$ and $V_{cn1}$ from the transformer in Figure 8 are measured by three of the voltage transducers LV25-P. The inverter output currents $I_{inva}, I_{invb}, I_{invc}$ from the Voltage Source Inverter (VSI) are also detected by the three of current transducers LA55-P. The inverter currents are used to boost up the voltage response of the DVR. The three source voltages and the inverter output currents are entered to DSP through the DSP Analog Port Protection Board. The output signals of the transducer board as shown in Figure 8 must be fed into the DSP Analog Port Protection Board before connecting them to the ADC port of the DSP. This is to ensure that the DSP board is protected from any over voltage that may occur during signal acquisition. The line currents $I_a1, I_b1$ and $I_c1$ control independently of the three phase voltage signals $V_{an1}, V_{bn1}$ and $V_{cn1}$ to ensure the VSI can operate properly and avoid it from damage. The whole control system was coded by C language and compiled into DSP board. The ADC port of the DSP board receives all these signals from the DSP Analog Port Protection Board and it will process the sampled voltage and current signals. Six digital PWM pulses are produced via I/O Port (PWM) and the output signals of the I/O Port (PWM) are passed through to a Pulse Amplifier Board. The Pulse Amplified Board is needed to up the PWM digital signals to the voltage level required by the VSI. The VSI will produce the three phase output voltages required for voltage disturbances mitigation.

3. Results and discussion

The system modeled in Figure 3 has been simulated using Matlab/Simulink. The performance of the system has been considered with the load is represented by a series equivalent rated at 415Vrms, 5KVA at 0.95 load power factor. Simulation and experimental parameters are given in Table 1. The performance of the DVR for different supply disturbances is tested under various operating conditions. Several simulation of the DVR with proposed controller scheme and new configuration of it have been made. As for the filtering scheme is placed in the high voltage side in this case, high order harmonic currents will penetrates through the injection transformer and it will carry the harmonic voltages. Fast Fourier Transform (FFT) analyses for the output voltage at the connected load has been done without or with capacitors filter ($C_1, C_2$ and $C_3$) at the high voltage level side of the transformer as shown in Figure 8. Figure 8 (a) shows that FFT analysis when the transformer at the high voltage level is not installed with the capacitors filter. The Total Harmonics Distortion (THD) for the voltage is about 33.29% , when the capacitors filter are placed at the high level side, THD value decreases to 2.34% as shown in Figure 8(b). Thus the harmonics are reduced from 33.29 % to 2.34%. The THD value of 2.34 % when capacitors filter are placed at the high voltage transformer side is satisfying the IEEE-519 standard harmonic voltage limit.

Investigation on the DVR performance can be observed through testing under various disturbances condition on the source voltage. The proposed control algorithm was tested for balanced and unbalanced voltages swells in the low voltage distribution system. In case of balance voltage swell, the source voltage has increased about 20-25% of its nominal value. The simulation results of the balance voltage swells as shown in Figure 9(a). The swells
voltages occur at the time duration of 0.06 s and after 0.12 s the voltage will restore back to its normal value. The function of the DVR will injects the missing voltage in order to regulate the load voltage from any disturbance due to immediate distort of source voltage. The restore voltage at the load side can be seen in Figure 9(b). The Figure shows the effectiveness of the controller response to detect voltage swells quickly and inject an appropriate voltage. In case of unbalance voltage swells, this phenomenon caused due to single phase to ground fault. One of the phases of voltage swells have increased around 20-25% with duration time of swells is 0.06 s. The swells voltage will stop after 0.12 s. At this stage the DVR will injects the missing voltage in order to compensate it and the voltage at the load will be protected from voltage swells problem.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Main Supply Voltage per phase</td>
<td>415 V_{rms}</td>
</tr>
<tr>
<td>Line Impedance</td>
<td>L_s = 0.5 mH, R_s = 0.1 Ω</td>
</tr>
<tr>
<td>Series transformer turns ratio</td>
<td>1:1</td>
</tr>
<tr>
<td>DC Bus Voltage</td>
<td>100V</td>
</tr>
<tr>
<td>Filter Inductance</td>
<td>2 mH</td>
</tr>
<tr>
<td>Filter capacitance</td>
<td>1 uF</td>
</tr>
<tr>
<td>Load resistance</td>
<td>47 Ω</td>
</tr>
<tr>
<td>Load inductance</td>
<td>60 mH</td>
</tr>
<tr>
<td>Line Frequency</td>
<td>50 Hz</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>5 kHz</td>
</tr>
</tbody>
</table>

Table 1. Simulated And Experimental System Parameters

The third simulation study is to show the performance of proposed configuration DVR for one single phase to ground fault. As shown in Figure 10 the proposed topology injects the desired voltage to the grid in order to mitigate voltage swells in the distribution system. From the results, the swells load terminal voltage is restored and help to maintain a balanced and constant to its nominal voltage.
Fig. 8. FFT Analysis for Voltage a) without or  b) with Capacitors Filter
Fig. 9. a) Balanced Voltages Swells, and b) Load Voltages Compensation
Fig. 10. a) One Phase Voltage Swells, and b) Voltage Swells after Compensation
Fig. 11. a) Balanced Voltages Swells (50V/div), b) Compensation of balanced Voltages Swells (50V/div), and c) injection Voltages (50V/div)
Fig. 12. a) Unbalanced Voltages Swells (50V/div), (b) Compensation of unbalanced Voltages Swells (50V/div), and c) an injection Voltages of unbalanced voltage swells (50V/div)
Fig. 13. a) Total Harmonic Distortion Current (THD) under unstable dc-link, b) Total Harmonic Distortion Current (THD) under stable dc-link.

Fig. 14. Phase voltage (50V/div) and current (10 A/div) at the connected load.

In the experiment, a 25% three phase and single phase swells are generated from their nominal voltage. The experimental results obtained for both conditions are shown in Figures 11 and 12 respectively. Figure 11(a) shows the waveform of utility voltage when the tested system suffered a disturbance of 25% voltage swells. Balanced voltage swells are created immediately after a fault. The DVR injects fundamental voltage in series with the supply voltage. Figure 11(b) shows the load terminal voltages which are restored through the compensation by DVR. An injection voltages in order to recovery balanced voltage swells can be shown in Figure 11(c). The capabilities of the DVR in mitigating one single phase to ground fault is also investigated. Figure 12 (a) shows the series of voltages components for unbalanced conditions for one phase to ground fault. The DVR load
voltages are shown in Figure 12 (b). As can be seen the swells load terminal voltage is compensated and help to maintain a balanced and constant load voltage and the control method that can generate the required voltages from significantly disturbance source voltages. Figure 12(c) shows the injection voltage of a single phase swells. As shown in Figure 3 there are two DC-link capacitors were used, it acts as an energy storage element of the DVR. The rating of the IGBT is totally depending on the DC link of the DVR prototype. Harmonic current is depending on the DC link voltage. The function of the DC link is to absorb the ripple, therefore the values of the DC side capacitors (Cdc1 and Cdc2) should be large enough without the distorting the dc bus voltage much. If there is distortion in the dc voltage the inverter output will get distorted with third harmonic content. With the stability of the DC bus and the Total Harmonic Distortion for current (THD) for third harmonics current is reduced 24.2 % to 2.23% as shown in Figure. 13(a) and 13(b). Phase voltage and current at the load are the sinusoidal waveform without any distortion due to design of the good capacitor filter and use of the suggested controller, this can be seen in Figure 14.

Fig. 15. Efficiency for Proposed and Conventional DVRs

The efficiencies between the proposed DVR with capacitors filter scheme as shown in Figure 3 and the conventional DVR without capacitors filter have been compared and it is observed that the proposed DVR is more efficient than the conventional one as shown in Figure 15.

4. Conclusions

The proposed topologies to be a promising solution to voltage quality improvement in distribution network. Sensitive equipment can be protected from potential voltage swells using modification of a three phase DVR. The performance of the proposed topologies and an improvement of suggested controller can be observed through simulation and experimental results. These results validate the proposed method for the detection and control of the DVR from voltage swells problem in low voltage distribution system.

5. References


www.intechopen.com


This book on power quality written by experts from industries and academics from various counties will be of great benefit to professionals, engineers and researchers. This book covers various aspects of power quality monitoring, analysis and power quality enhancement in transmission and distribution systems. Some of the key features of books are as follows: Wavelet and PCA to Power Quality Disturbance Classification applying a RBF Network; Power Quality Monitoring in a System with Distributed and Renewable Energy Sources; Signal Processing Application of Power Quality Monitoring; Pre-processing Tools and Intelligent Techniques for Power Quality Analysis; Single-Point Methods for Location of Distortion, Unbalance, Voltage Fluctuation and Dips Sources in a Power System; S-transform Based Novel Indices for Power Quality Disturbances; Load Balancing in a Three-Phase Network by Reactive Power Compensation; Compensation of Reactive Power and Sag Voltage using Superconducting Magnetic Energy Storage; Optimal Location and Control of Flexible Three Phase Shunt FACTS to Enhance Power Quality in Unbalanced Electrical Network; Performance of Modification of a Three Phase Dynamic Voltage Restorer (DVR) for Voltage Quality Improvement in Distribution System; Voltage Sag Mitigation by Network Reconfiguration; Intelligent Techniques for Power Quality Enhancement in Distribution Systems.

How to reference
In order to correctly reference this scholarly work, feel free to copy and paste the following:
